## How to AND, OR, XOR, NAND, etc. all bits of a signal in VHDL

Created by: David Rubio G.

Blog post: <a href="https://soceame.wordpress.com/2025/03/04/how-to-and-or-xor-nand-etc-all-bits-of-a-signal-in-vhdl/">https://soceame.wordpress.com/2025/03/04/how-to-and-or-xor-nand-etc-all-bits-of-a-signal-in-vhdl/</a>

Blog: <a href="https://soceame.wordpress.com/">https://soceame.wordpress.com/</a>

GitHub: https://github.com/DRubioG

Last modification date: 04/03/25

A very common situation is when you want to perform a binary operation on a multi-bit signal in VHDL, such as an OR or an AND of all the bits of a signal (or part of it).

The general method is to resort to performing the operation bit by bit, which can leave parts of the code quite long. E.g.:

```
a \le "001010";
b \le a(5) \text{ or } a(4) \text{ or } a(3) \text{ or } a(2) \text{ or } a(1) \text{ or } a(0);
c \le a(5) \text{ and } a(4) \text{ and } a(3) \text{ and } a(2) \text{ and } a(1) \text{ and } a(0);
```

Another option is to use a for loop with a variable (but this can make development very complex, because the variables must be initialized to avoid errors):

```
variable b_aux, c_aux : std_logic_vector(5 downto 0);
begin
...
for i in a'range loop
  b_aux := b_aux or a(i);
  c_aux := c_aux and a(i);
end loop;
...
```

## **Solution**

Well, to solve this situation, there is a library called "std\_logic\_misc" with several functions that perform these calculations.

To use this library you have to load the library at the beginning:

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_misc.all;
```

And with this library loaded, the following functions can be used:

- **or\_reduce(<std\_logic\_vector>):** This function ORs all the bits of the *std\_logic\_vector* signal and returns a 1-bit *std\_logic* value.
- **and\_reduce(<std\_logic\_vector>):** This function ANDs all the bits of the *std\_logic\_vector* signal and returns a 1-bit *std\_logic* value.
- **nand\_reduce(**<**std\_logic\_vector**>**)**: This function NANDs all the bits of the *std\_logic\_vector* signal and returns a 1-bit *std\_logic* value.
- **nor\_reduce(<std\_logic\_vector>)**: This function NORs all the bits of the *std\_logic\_vector* signal and returns a 1-bit *std\_logic* value.
- **xor\_reduce(**<**std\_logic\_vector**>**)**: This function XORs all the bits in the *std\_logic\_vector* signal and returns a 1-bit *std\_logic* value.
- **xnor\_reduce(**<**std\_logic\_vector**>**)**: This function XNORs all the bits in the *std\_logic\_vector* signal and returns a 1-bit *std\_logic* value.

An example of using these functions

```
library ieee;
use ieee.std_logic_1164.all;
 use ieee.std_logic_misc.all;
 entity test is
     port(
          a : in std_logic_vector(4 downto 0);
          c, d, e, f, g, h : out std_logic
     );
 end entity;
____e(a);
__reduce(a);
...a architecture;
The functions generate an RTL model like the following
 architecture arch_test of test is
```

Jllowing



And a synthesis model like the following



## **NOTE**

The 2008 VHDL standard supports a new, simpler way of doing the above, without resorting to the 'std\_logic\_misc' library, and that is to use the word logic before the signal/port. Example:

```
library ieee;
use ieee.std_logic_1164.all;
use ieee.std_logic_misc.all;
entity borrar is
```

```
port(
       a : in std_logic_vector(4 downto 0);
       c, d, e, f, g, h : out std_logic
   );
end entity;
architecture arch_borrar of borrar is
begin
   c <= or a;
   d \le and a;
   e <= xor a;
      Hitles: Ilsoceaine mordiness. Comil
   f <= nand a;
   g <= xnor a;
   h \le nor a;
end architecture;
```